| Total No. | of Printed | ! Pages:2 |
|-----------|------------|-----------|
|-----------|------------|-----------|

**Maximum Marks: 60** 

P.T.O.

Enrollment No.....

| Merchant | ol-C             | Maria Maria |
|----------|------------------|-------------|
| N        | वर्ध्यमु अवेशस्य | S           |
|          | IVERSI           | Y           |

**Duration: 3 Hrs.** 

## Faculty of Engineering End Sem Examination May-2023

EC3EL08 Computer Organization & Architecture

Rnowledge is Power Programme: B.Tech. Branch/Specialisation: EC

Note: All questions are compulsory. Internal choices, if any, are indicated. Answers of Q.1 (MCQs) should be written in full instead of only a, b, c or d. Assume suitable data if

| • `  |       |                                | have their usual meaning.                              | a 1. |
|------|-------|--------------------------------|--------------------------------------------------------|------|
| Q.1  | i.    | Which of the follow operation? | ring is not a type of computer on the basis of         | 1    |
|      |       | (a) Remote (b) Hy              | /brid (c) Analog (d) Digital                           |      |
|      | ii.   | Which of the followi           | ng is not a characteristic of a computer?              | 1    |
|      |       | (a) Diligence (b) I.(          | Q. (c) Accuracy (d) Versatility                        |      |
|      | iii.  | In which processor, r          | multiple tasks are performed in single instruction-    | 1    |
|      |       | (a) RISC (b) CI                | SC (c) Both (a) and (b) (d) None of these              |      |
|      | iv.   | In the case of Zero-ac         | ddress instruction method, the operands are stored     | 1    |
|      |       | in                             |                                                        |      |
|      |       | (a) Registers                  | (b) Accumulators                                       |      |
|      |       | (c) Push down stack            | (d) Cache                                              |      |
| v.   |       | Whenever the data is           | found in the cache memory it is called as              | 1    |
|      |       | (a) HIT (b) M                  | ISS (c) FOUND (d) ERROR                                |      |
|      | vi.   | Which of the following         | ng is not a write policy to avoid Cache Coherence?     | 1    |
|      |       | (a) Write through              | (b) Write within                                       |      |
|      |       | (c) Write back                 | (d) Buffered write                                     |      |
| vii. | vii.  | When the processor e           | executes multiple instructions at a time it is said to | 1    |
|      |       | use                            |                                                        |      |
|      |       | (a) Single issue               | (b) Multiplicity                                       |      |
|      |       | (c) Visualization              | (d) Multiple issues                                    |      |
|      | viii. | In super-scalar proce          | ssors, mode of execution is used.                      | 1    |
|      |       | (a) In-order                   | (b) Post order                                         |      |
|      |       | (c) Out of order               | (d) None of these                                      |      |

[2]

|     | ix.               | x. Any electronic holding place where data can be stored and retrieved later whenever required is                                                                                                                                                         |             |  |
|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
|     | х.                | <ul> <li>(a) Memory</li> <li>(b) Drive</li> <li>(c) Disk</li> <li>(d) Circuit</li> <li>What is the location of the internal registers of CPU?</li> <li>(a) Internal</li> <li>(b) On-chip</li> <li>(c) External</li> <li>(d) Motherboard</li> </ul>        | 1           |  |
| Q.2 | i.<br>ii.<br>iii. | Attempt any two: What are the functional units and components of computer organization? Explain it. Discuss the fundamental concept of instruction execution. What are the four main components available in a micro programmed control unit? Explain it. | 5<br>5<br>5 |  |
| Q.3 | i.<br>ii.<br>iii. | Attempt any two: How to convert binary representation to fixed-point representation? Can you compare floating-point values for equality? Justify it. What is the difference between RISC and CISC instruction format?                                     | 5<br>5<br>5 |  |
| Q.4 | i.<br>ii.<br>iii. | Attempt any two: How Does CPU Cache Work? What are L1, L2, and L3 Cache? How do you calculate pipeline performance? Explain it. What is data instruction hazards in computer architecture?                                                                | 5<br>5<br>5 |  |
| Q.5 | i.<br>ii.<br>iii. | Attempt any two: Is pipelining a superscalar technique? What is the difference between scalar and superscalar pipeline? What type of architecture is multicore? How many threads are in a core?                                                           | 5<br>5<br>5 |  |
| Q.6 | i.<br>ii.<br>iii. | Attempt any two: What is the internal organization of semiconductor memory? What are the different classification of memory? Differentiate uniform memory Access (UMA) and non-uniform memory access (NUMA).                                              | 5<br>5<br>5 |  |

\*\*\*\*\*

Scheme of COA. (EC3 EL08) MCQ End-sem Exam may 2023 Q, (1) (1) Remote (ii) I.Q. (iii) CISC (1v) Push Down Stack. (W) HIT (vi) write whitin (vii) Multiple issues. (vii) out of order (1X) Disc (X) On-chip (i) function Unit - 2 Components of Comp. - 3 (11) toll Diagram - 1.5 Control tunction - 2, Explain - 1.5 (iii) Dragram - 2 Explaination - 3 0.3 (ii) Single & Double Precision with example - 2.5 each (A)(i) Explaination 5 mans with Example (111) 5-differences, carry each one marks. Q.4 in working feason -2 mates. 11, 12, 13 each - 1 marks. (ii) Explaination with Example - 5 Marks - 2 marks (iii) Defination -Types corry each -1 marks (3 marshes for each) (i) Explaination - 5 marks each 11) 5 differences carryes come marks each 11) Types - 2.5 marks
Thread explaination - 2.5 marks

0,6

(i) Diegram – 2 marks Explesination – 3 marks

(ii) Explaination - 5 marks

(iii) 5 différences carries one marks each.